







## Abhrajyoti Kundu

Computer Science & IT (CS)

☆ HOME

MY TEST

BOOKMARKS

A MY PROFILE

REPORTS

BUY PACKAGE

卧 NEWS

TEST SCHEDULE

## COMPUTER ORGANIZATION AND ARCHITECTURE-2 (GATE 2023) - REPORTS

OVERALL ANALYSIS COMPARISON REPORT SOLUTION REPORT ALL(17) CORRECT(13) INCORRECT(4) SKIPPED(0) Q. 11 A system has 4 GB byte-addressable main-memory and 128 Kbytes data cache memory with block size of 64 bytes. Tag field length is 16 bits in cache. Which of the following cache mapping used in this system? A Direct mapped B 2-way set associative Your answer is Correct Solution:  $4 \text{ GB} = 2^{32} \text{ bytes}$ and memory is byte addressable, so address length is 32 bit Block size (BS) = 64 bytes = 26 B Block offset (BO) =  $log_2(2^6) = 6$  bit Number of cache blocks =  $\left(\frac{\text{Cache size}}{\text{Block size}}\right) = \frac{128 \text{ KB}}{2^6 \text{ B}} = 2^{11} \text{ blocks}$ Length of set field = Address length - Block offset - Tag length = 32 - 6 - 16 = 10 bit Length of set field =  $log_2 \left( \frac{Number of cache blocks}{Association} \right)$ Associativity  $10 = \log_2\left(\frac{2^{11}}{x}\right)$ So, cache is 2 way set associative. 4-way set associative Fully associative QUESTION ANALYTICS Q. 12 ➤ Solution Video ③ Have any Doubt? Let  $R_1$ ,  $R_2$  and  $R_3$  are 4 bit registers in a system.  $R_1$  = 0011 and  $R_2$  = 0101 in 2's complement binary format. System execute following instruction where SLT is 'set less than' operation in which  $R_3 = 0001$  if  $R_1 < R_2$  else  $R_3 = 0000$ , values in 2's complement binary number. What are the values of states bits overflow (V), zero (Z), negative (N) and half carry (H) after executive above instruction? Assume system uses 2's complement addition and subtraction. A V = 0, Z = 0, N = 1, H = 0 Your answer is Correct Solution: (a) SLT operation actually implemented using subtraction, as shown below: For SLT a, b, c  $a \ = \ \begin{cases} 0, & \text{if } b - c \ge 0 \\ 1, & \text{if } b - c < 0 \end{cases}$ So, here use  $R_1 - R_2$  $R_2 = 0101$  $-R_2 = 2$ 's complement of  $R_2 = 1011$  $R_1 - R_2 = R_1 + (-R_2)$ = 0011 + 1011 = 1110 1110 is negative number in 2's complement. N = 11110 is non zero, so Z = 0No overflow in above operation, So V = 0No half carry, so H = 0



